

# Le8575 Dual-Resistive, Subscriber Line Interface Circuit (SLIC) Device

### **FEATURES**

- Two channels in a single package
- Serial data interface
- Per-channel powerdown
- Low standby power (≤65 mW per channel)
- Integrated protection
- No external protection device required
- Battery noise cancellation
- Switchhook detector
- Ring-trip detector
- Switchhook and ring-trip detector self-test
- Fault detector
- Zero ring voltage cross detection
- Three relay drivers per channel
- 44-pin, surface-mount, plastic package (PLCC)

# DESCRIPTION

The Le8575 is a dual-resistive, low-cost subscriber line interface circuit (SLIC) device that is optimized to meet both ITU-T recommendations and LSSGR requirements for 600  $\Omega/$ 900– $\Omega$  resistive and complex impedance termination applications. It interfaces the low-voltage circuits on an analog line card to the Tip and Ring of two subscriber loops. The Le8575 does not supply DC current to the subscriber loops—external resistors are used for this purpose. The device is available in a 44-pin PLCC package.

### **BLOCK DIAGRAM**



#### ORDERING INFORMATION

| Device     | Package     |
|------------|-------------|
| Le8575BEJC | 44-Pin PLCC |

| Document ID#   | 081073   | Date:    | Nov 29, 2004 |
|----------------|----------|----------|--------------|
| IRev:          | Α        | Version: | 1            |
| IDistribution: | Public D | ocument  |              |

# TABLE OF CONTENTS

| Features                                         |
|--------------------------------------------------|
| Ordering Information                             |
| Description                                      |
| Block Diagram                                    |
| Connection Diagram                               |
| Pin Descriptions                                 |
| Absolute Maximum Ratings (@ TA = $25 \degree$ C) |
| Electrical Characteristics                       |
| Relay Drivers                                    |
| Transmission                                     |
| Serial Interface and Logic                       |
| Applications                                     |
| General                                          |
| Resistor Module                                  |
| Protection                                       |
| Tip/Ring Drivers                                 |
| Receive Interface                                |
| Transmit Interface                               |
| Battery Noise Cancellation                       |
| On-Hook Transmission                             |
| Self-Test                                        |
| Serial Data Interface                            |
| Operating States                                 |
| Active State                                     |
| Test State                                       |
| Powerdown State with Relay Driver RDD Operated   |
| Ringing State (D2 = 1)                           |
| Supervision                                      |
| Off-Hook Detection                               |
| Ring-Trip Threshold                              |
| Ring-Trip Requirements                           |
| Fault Detection                                  |
| Zero Voltage Current Cross                       |
| Relay Drivers                                    |
| DC Characteristics                               |
| I/V Characteristics                              |
| Loop Length                                      |
| AC Design                                        |
| Codec Features and Selection Summary             |
| Design Equations                                 |
| Application Diagram                              |
| Physical Dimensions                              |
| 44-Pin PLCC                                      |

# LIST OF FIGURES

| Figure 1. Power Supply Rejection vs. Frequency Diagram 13                                               |
|---------------------------------------------------------------------------------------------------------|
| Figure 2. SLIC Device Resistor Module 14                                                                |
| Figure 3. Le8575 SLIC Device Dual-Resistive Matching Requirements                                       |
| Figure 4. Self-Test Mode Circuit                                                                        |
| Figure 5. Timing Requirements for CLK, EN, DI, and DO 19                                                |
| Figure 6. Logic Diagram (Positive Logic; Flip-Flops Clocked on High-to-Low Transition) 21               |
| Figure 7. Ring-Trip Threshold                                                                           |
| Figure 8. Ring-Trip Circuits                                                                            |
| Figure 9. Le8575 SLIC Device I/V Template 25                                                            |
| Figure 10. Equivalent Complex Terminations 26                                                           |
| Figure 11. Initial AC Interface for Complex Termination Between Le8575 SLIC device and T7504 Codec . 28 |
| Figure 12. Revised AC Interface CT and CR Combined into a Single Capacitor CS                           |
| Figure 13. Addition of Resistor RSC from XMT to IRP 29                                                  |
| Figure 14. Typical Application Diagram with Blocking Capacitors (CB) Included                           |
|                                                                                                         |

# LIST OF TABLES

| Table 1. Absolute Maximum Ratings                                                              | 6    |
|------------------------------------------------------------------------------------------------|------|
| Table 2. Operating Conditions and Powering                                                     | 7    |
| Table 3. Battery Feed, Switchhook Detectors (LCA and LCB), and Fault Detectors (FLTA and FLTB) | 8    |
| Table 4. Ring-Trip Detectors (RTA, RTB, RZA, and RZB)                                          | 8    |
| Table 5. Relay Drivers (RDRA, RDTA, RDRB, RDTB, RDDA, and RDDB)                                | 9    |
| Table 6. Analog Signal Pins                                                                    | . 10 |
| Table 7. Transmission Characteristics                                                          | . 11 |
| Table 8. Logic Inputs (CLK, EN, and DI) and Outputs (DO)                                       | . 12 |
| Table 9. Timing Requirements for CLK, EN, DI, and DO                                           | . 12 |
| Table 10.    MMC A31A8575AA Thick Film Resistor Module                                         | . 14 |
| Table 11. Total Module Power Dissipation                                                       | . 17 |
| Table 12. Truth Table for EN and CLK                                                           | . 19 |
| Table 13. Otuput DATA Bit Definition                                                           | . 19 |
| Table 14. Output DATA Bit Definition                                                           | . 20 |
| Table 15. Input DATA Bit Definition                                                            | . 20 |
| Table 16. Truth Table for D1 and D0    Output                                                  | . 21 |
| Table 17. External Components Required                                                         | . 31 |
|                                                                                                |      |

Legerity



### **CONNECTION DIAGRAM**



### **PIN DESCRIPTIONS**

| Symbol | Туре | Name/Function                                                                                                                                                                                                                                                                                                                   |
|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND   | —    | Analog Signal Ground. Signal ground for channels A and B.                                                                                                                                                                                                                                                                       |
| CBNA   | I    | <b>Battery Noise Capacitor (Channel A).</b> The current flowing out of PRA is –50 times the voltage applied to CBNA, divided by the impedance connected between RGBNA and AGND. Couple VBAT to CBNA through a high-pass filter to eliminate battery noise from the Tip/Ring of channel A.                                       |
| CBNB   | I    | <b>Battery Noise Capacitor (Channel B).</b> The current flowing out of PRB is –50 times the voltage applied to CBNB, divided by the impedance connected between RGBNB and AGND. Couple VBAT to CBNB through a high-pass filter to eliminate battery noise from the Tip/Ring of channel B.                                       |
| CFLTA  | I/O  | <b>Fault Filter (Channel A).</b> Connect a 0.1 $\mu$ F capacitor from CFLTA to AGND. This capacitor filters Tip/Ring transients from the channel A fault detector.                                                                                                                                                              |
| CFLTB  | I/O  | <b>Fault Filter (Channel B).</b> Connect a 0.1 $\mu$ F capacitor from CFLTB to AGND. This capacitor filters Tip/Ring transients from the channel B fault detector.                                                                                                                                                              |
| CLK    | I    | <b>Clock.</b> When the enable input (EN) is high, a low-to-high transition on this logic input shifts data at the data input pin (DI) into the 8-bit serial shift register. When the enable input (EN) is low, a low-to-high transition latches the states of the internal detectors into the 8-bit serial shift register.      |
| DGND   | —    | Digital Ground. Ground for channel A and B relay drivers.                                                                                                                                                                                                                                                                       |
| DI     | I    | Serial Data Input. Data on this logic input is shifted into the 8-bit serial shift register with the clock signal on pin CLK.                                                                                                                                                                                                   |
| DO     | 0    | Serial Data Output. Data in the internal 8-bit serial shift register is shifted out on this logic output with the clock signal on pin CLK.                                                                                                                                                                                      |
| EN     | I    | <b>Enable.</b> A high-to-low transition on this logic input latches the data in the 8-bit serial shift register into the output latches. The logic level of EN also controls which data is shifted into the 8-bit serial shift register (refer to CLK pin description). This pin has a 100 K internal pull-up resistor to VDDD. |
| IRPA   | I    | <b>Receive Current Positive Input (Channel A).</b> The differential current flowing from PTA to PRA is 200 times the current flowing into IRPA.                                                                                                                                                                                 |
| IRPB   | I    | <b>Receive Current Positive Input (Channel B).</b> The differential current flowing from PTB to PRB is 200 times the current flowing into IRPB.                                                                                                                                                                                 |
| NC     |      | No Connect. Unused pin (no internal connection).                                                                                                                                                                                                                                                                                |

#### PRELIMINARY

| Symbol | Туре | Name/Function                                                                                                                                                                                                                         |
|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRA    | 0    | <b>Protected Ring (Channel A).</b> Output of the Ring current drive amplifier A. Connect PRA to the Ring of loop A through an overvoltage protection resistor (1.4 k $\Omega$ minimum).                                               |
| PRB    | 0    | <b>Protected Ring (Channel B).</b> Output of the Ring current drive amplifier B. Connect PRB to the Ring of loop B through an overvoltage protection resistor ( $1.4 \text{ k}\Omega$ minimum).                                       |
| PTA    | 0    | <b>Protected Tip (Channel A).</b> Output of the Tip current drive amplifier A. Connect PTA to the Tip of loop A through an overvoltage protection resistor (1.4 k $\Omega$ minimum).                                                  |
| PTB    | 0    | <b>Protected Tip (Channel B).</b> Output of the Tip current drive amplifier B. Connect PTB to the Tip of loop B through an overvoltage protection resistor (1.4 k $\Omega$ minimum).                                                  |
| RDDA   | 0    | Disconnect Relay Driver (Channel A). This output drives an external relay.                                                                                                                                                            |
| RDDB   | 0    | Disconnect Relay Driver (Channel B). This output drives the external relay.                                                                                                                                                           |
| RDRA   | 0    | Ringing Relay Driver (Channel A). This output drives the external ringing relay.                                                                                                                                                      |
| RDRB   | 0    | Ringing Relay Driver (Channel B). This output drives an external ringing relay.                                                                                                                                                       |
| RDTA   | 0    | Test Relay Driver (Channel A). This output drives an external test relay.                                                                                                                                                             |
| RDTB   | 0    | Test Relay Driver (Channel B). This output drives an external test relay.                                                                                                                                                             |
| RGBNA  | I    | <b>Battery Noise Gain Resistor (Channel A).</b> The current flowing out of PRA is 50 times the current flowing into RGBNA. Connect a resistor from RGBNA to AGND to set the gain of the channel A battery noise cancellation circuit. |
| RGBNB  | I    | <b>Battery Noise Gain Resistor (Channel B).</b> The current flowing out of PRB is 50 times the current flowing into RGBNB. Connect a resistor from RGBNB to AGND to set the gain of the channel B battery noise cancellation circuit. |
| RSA    | I    | <b>Ring Sense (Channel A).</b> Positive input of channel A transmit op amp. Connect one high-value resistor between RSA and the Ring of loop A and another high-value resistor between RSA and AGND.                                  |
| RSB    | I    | <b>Ring Sense (Channel B).</b> Positive input of channel B transmit op amp. Connect one high-value resistor between RSB and the Ring of loop B and another high-value resistor between RSB and AGND.                                  |
| RTNA   | I    | Ring-Trip Negative (Channel A). Negative sense input for the ring-trip detector.                                                                                                                                                      |
| RTMB   | I    | Ring-Trip Negative (Channel B). Negative sense input for the ring-trip detector.                                                                                                                                                      |
| RTPB   | I    | Ring-Trip Positive (Channel B). Positive sense input for the ring-trip detector.                                                                                                                                                      |
| TSA    | I    | <b>Tip Sense (Channel A).</b> Negative input of channel A transmit op amp. Connect one high-value resistor between TSA and the Tip of loop A and another high-value resistor between TSA and XMTA.                                    |
| TSB    | I    | <b>Tip Sense (Channel B).</b> Negative input of channel B transmit op amp. Connect one high-value resistor between TSB and the Tip of loop B and another high-value resistor between TSB and XMTB.                                    |
| VBAT   |      | Office Battery Supply. Negative office battery supply for channels A and B.                                                                                                                                                           |
| VDDA   | _    | 5 V Analog DC Supply.                                                                                                                                                                                                                 |
| VDDD   | _    | 5 V Digital DC Supply. 5 V supply for logic and relay driver flyback diodes.                                                                                                                                                          |
| VRNA   | I    | <b>Receive Voltage Negative Input (Channel A).</b> The differential current flowing from PTA to PRA is –200 times the voltage applied to VRNA, divided by the impedance connected between IRPA and AGND.                              |
| VRNB   | I    | <b>Receive Voltage Negative Input (Channel B).</b> The differential current flowing from PTB to PRB is –200 times the voltage applied to VRNB, divided by the impedance connected between IRPB and AGND.                              |
| XMTA   | 0    | Transmit Signal Output (Channel A). Channel A transmit amplifier output.                                                                                                                                                              |
| XMTB   | 0    | Transmit Signal Output (Channel B). Channel B transmit amplifier output.                                                                                                                                                              |

Legerity



# ABSOLUTE MAXIMUM RATINGS (@ TA = 25 °C)

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of this data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.

| Parameter                                               | Symbol           | Min  | Value | Мах                    | Unit |
|---------------------------------------------------------|------------------|------|-------|------------------------|------|
| 5 V Analog DC Supply                                    | V <sub>DDA</sub> | -0.5 |       | +7.0                   | V    |
| 5 V Digital DC Supply                                   | V <sub>DDD</sub> | -0.5 |       | +7.0                   | V    |
| Office Battery Supply                                   | V <sub>BAT</sub> | -65  | _     | +0.5                   | V    |
| Logic Input Voltage                                     | _                | -0.5 | _     | V <sub>DDD</sub> + 0.5 | V    |
| Logic Input Clamp Diode Current, per Pin                | _                | _    | ±20   | _                      | mA   |
| Logic Output Voltage                                    | —                | -0.5 | _     | V <sub>DDD</sub> + 0.5 | V    |
| Logic Output Current, per Pin (excluding relay drivers) | —                | —    | ±35   | —                      | mA   |
| Maximum Junction Temperature                            | —                | —    | 150   | —                      | °C   |
| Operating Temperature Range                             | —                | -40  |       | +125                   | °C   |
| Storage Temperature Range                               | T <sub>stg</sub> | -40  |       | +125                   | °C   |
| Relative Humidity Range                                 | —                | 5    | _     | 95                     | %    |
| Ground Potential Difference (DGND to AGND)              | —                | +0.5 | _     | -0.5                   | V    |

#### Table 1. Absolute Maximum Ratings

#### Note:

Analog and battery voltages are referenced to AGND; digital (logic) voltages are referenced to DGND.

The IC can be damaged unless all ground connections are applied before, and removed after, all other connections. Furthermore, when powering the device, the user must guarantee that no external potential creates a voltage on any pin of the device that exceeds the device ratings. Some of the known examples of conditions that cause such potentials during powering are (1) an inductor connected to Tip and Ring that can force an overvoltage on V<sup>BAT</sup> through external components if the V<sup>BAT</sup> connection chatters, and (2) inductance in the V<sup>BAT</sup> lead that could resonate with the V<sup>BAT</sup> filter capacitor to cause a destructive overvoltage.

# **ELECTRICAL CHARACTERISTICS**

Generally, minimum and maximum values are testing requirements. However, some parameters may not be tested in production because they are guaranteed by design and device characterization. Typical values reflect the design center or nominal value of the parameter; they are for information only and are not a requirement. Minimum and maximum values apply across the entire temperature range ( $-40 \degree C$  to  $+85 \degree C$ ) and entire battery range ( $-42 \lor to -58 \lor$ ). Unless otherwise specified, typical values are defined as 25  $\degree C$ , VDDA = 5 V, VDDD = 5 V, VBAT =  $-48 \lor V$ . Positive currents flow into the device.

| Parameter                                                                     | Min                | Тур | Max             | Unit |
|-------------------------------------------------------------------------------|--------------------|-----|-----------------|------|
| Temperature Range                                                             | -40                | —   | 85              | °C   |
| Humidity Range                                                                | 5                  | _   | 95 <sup>1</sup> | %RH  |
| Supply Voltage:                                                               |                    |     |                 |      |
| V <sub>DDA</sub>                                                              | 4.75               | _   | 5.5             | V    |
| V <sub>DDD</sub>                                                              | 4.75               | —   | 5.5             | V    |
| V <sub>BAT</sub>                                                              | -42                | -48 | -58             | V    |
| V <sub>DDA</sub> – V <sub>DDD</sub>                                           | —                  | —   | ±0.5            | V    |
| Supply Currents (both channels active):                                       |                    |     |                 |      |
| I <sub>VDDA</sub> + I <sub>VDDD</sub> (5 V)                                   | _                  | _   | 19.0            | mA   |
| I <sub>VBAT</sub> (-48 V) <sup>2</sup>                                        | —                  | —   | -27.5           | mA   |
| Supply Currents (both channels powerdown):                                    |                    |     |                 |      |
| I <sub>VDDA</sub> + I <sub>VDDD</sub> (5 V)                                   | —                  | _   | 18.0            | mA   |
| I <sub>VBAT</sub> (–48 V) <sup>2</sup>                                        | —                  | —   | -2.0            | mA   |
| Total Power Dissipation (5 V; –48 V) <sup>3</sup> :                           |                    |     |                 |      |
| Active (both channels)                                                        | —                  | —   | 1.40            | W    |
| Powerdown (both channels)                                                     | —                  | —   | 185             | mW   |
| Power-supply Rejection <sup>4, 5</sup> (50 mVrms ripple):<br>Tip/Ring and XMT | Refer to Figure 1. |     |                 |      |
| Thermal <sup>5</sup> :                                                        |                    |     |                 |      |
| Thermal Resistance (still air)                                                | —                  | —   | 47              | °C/W |
| Operating Tjc                                                                 | —                  | —   | 155             | °C   |

#### Table 2. Operating Conditions and Powering

1. Not to exceed 26 grams of water per kilogram of dry air.

2. Includes VBAT current through the external DC feed resistors, assuming the loop is open.

3. Includes power dissipation in the external DC feed resistors per application diagram, assuming the loop is open.

4. VBAT power supply rejection depends on the battery noise cancellation circuit. The performance stated here applies only during the active state and assumes proper battery noise cancellation, i.e., a high-pass filter from VBAT to CBN and a resistor from RGBN to AGND which is 50 times the DC feed resistor connecting VBAT to Ring (refer to the application diagram).

5. This parameter is not tested in production. It is guaranteed by design and device characterization.

| Parameter                                                    | Min      | Тур  | Max      | Unit  |
|--------------------------------------------------------------|----------|------|----------|-------|
| Loop Resistance Range <sup>1</sup> :                         |          |      |          |       |
| (3.17 dBm overload into 600 $\Omega$ )                       |          |      |          |       |
| I <sub>LOOP</sub> = 18 mA at VBAT = -48 V                    | 1800     | —    | —        | Ω     |
| Longitudinal Current Capability per Wire                     | 8.5      | -    | -        | mArms |
| Switchhook Detector Loop Resistance <sup>2</sup> :           | _        | 4000 | —        | Ω     |
| Off-hook (LC = 1)                                            | —        | —    | 3200     | Ω     |
| On-hook (LC = 0)                                             | 4800     | —    | —        | Ω     |
| Fault Detector <sup>2, 3</sup> :                             |          |      |          |       |
| VTIP or VRING – VBAT                                         |          |      |          |       |
| No Fault (FLT = 0)                                           | —        | 36   | 33       | V     |
| Fault (FLT = 1)                                              | 39       | 36   | —        | V     |
| Detection Delay tDET (no fault to fault; CFLT = 0.1 $\mu$ F) | 10       | —    | 30       | ms    |
| Release Delay (fault to no fault; CFLT = 0.1 $\mu$ F)        | 1.6 tDET | —    | 2.5 tDET | ms    |

| Table 3. | Battery Feed, Switchhook Detectors (LCA and LCB), and Fault Detectors (FLTA and FLTB | ) |
|----------|--------------------------------------------------------------------------------------|---|
|----------|--------------------------------------------------------------------------------------|---|

1. Assumes 2 x 300  $\Omega$  external DC feed resistors.

2. Detector values are independent of office battery and are valid over the entire range of VBAT.

3. Fault voltage is defined as the absolute value of the DC voltage across either DC feed resistor. If the voltage across either feed resistor exceeds this value, a fault is determined to be present. FLT is forced to a 0 when D2 = 1 (ringing state).

| Parameter                                            | Min     | Тур | Max    | Unit |
|------------------------------------------------------|---------|-----|--------|------|
| Ringing Source <sup>1</sup> .                        |         |     |        |      |
| Frequency (f)                                        | 19      | 20  | 28     | Hz   |
| DC Voltage                                           | -39.5   | —   | -57    | V    |
| AC Voltage                                           | 60      | —   | 105    | Vrms |
| Ring Trip <sup>2, 3</sup> (RT = 1):                  |         |     |        |      |
| Loop Resistance                                      | 2000    | —   | —      | Ω    |
| Trip Time ( $f = 20 \text{ Hz}$ )                    | —       | —   | 200    | ms   |
| RT Valid                                             | —       | —   | 80     | ms   |
| Ringing Source Zero Crossing (referenced to VBAT/2): |         |     |        |      |
| Ringing Voltage Positive (RZ = 1)                    | 3VBAT/4 | —   | —      | V    |
| Ringing Voltage Negative (RZ = 0)                    | —       | —   | VBAT/4 | V    |

|  | Table 4. | <b>Ring-Trip Detector</b> | s (RTA, RTB | , RZA, and RZB) |
|--|----------|---------------------------|-------------|-----------------|
|--|----------|---------------------------|-------------|-----------------|

1. The ringing source consists of the AC and DC voltages added together (battery-backed ringing); the ringing return is ground.

2. RT must also indicate ring-trip when the AC ringing voltage is absent (<5 Vrms) from the ringing source.

3. Pretrip: Ringing must not be tripped by a 10-k $\Omega$  resistor in parallel with an 8- $\mu$ F capacitor applied across Tip and Ring.



# **Relay Drivers**

The relay drivers operate using the VDDD supply. When VDDD is first applied to the device, the relay drivers must power up and remain in the off-state until the SLIC device is configured via the serial data interface. The table below summarizes their parameter requirements.

Table 5. Relay Drivers (RDRA, RDTA, RDRB, RDTB, RDDA, and RDDB)

| Parameter <sup>1</sup>                                          | Symbol           | Min                    | Max                    | Unit |
|-----------------------------------------------------------------|------------------|------------------------|------------------------|------|
| Off-state Output Current (V <sub>OUT</sub> = V <sub>DDD</sub> ) | I <sub>OFF</sub> | _                      | ±10                    | μA   |
| On-state Output Voltage (I <sub>OUT</sub> = 40 mA)              | V <sub>ON</sub>  | 0                      | 0.60                   | V    |
| On-state Output Voltage (I <sub>OUT</sub> = 20 mA)              | V <sub>ON</sub>  | 0                      | 0.40                   | V    |
| Clamp Diode Reverse Current ( $V_{OUT} = 0$ )                   | I <sub>R</sub>   | —                      | ±10                    | μA   |
| Clamp Diode On Voltage (I <sub>OUT</sub> = 80 mA)               | V <sub>OC</sub>  | V <sub>DDD</sub> + 0.5 | V <sub>DDD</sub> + 3.0 | V    |
| Turn-on Time <sup>2</sup>                                       | t <sub>ON</sub>  |                        | 10                     | μS   |
| Turn-off Time <sup>2</sup>                                      | t <sub>OFF</sub> |                        | 10                     | μS   |

1. Unless otherwise specified, all logic voltages are referenced to DGND.

2. This parameter is not tested in production. It is guaranteed by design and device characterization.

Legerity

| Parameter                                                          | Min                   | Тур  | Мах              | Unit  |
|--------------------------------------------------------------------|-----------------------|------|------------------|-------|
| PTA, PTB, PRA, and PRB:                                            |                       |      |                  |       |
| Surge Current (from external source):                              |                       |      |                  |       |
| Continuous                                                         | _                     | —    | ±50              | mA DC |
| 1 ms Exponential Pulse (50 repetitions)                            | _                     | —    | ±750             | mA    |
| 1 second, 60 Hz (60 repetitions)                                   | —                     | —    | ±175             | mArms |
| 10 μs Rectangular Pulse (10 repetitions)                           | —                     | —    | ±1.25            | А     |
| Output Drive (PTA and PTB):                                        |                       |      |                  |       |
| Drive Current (sink only)                                          | 0.1                   | _    | 15               | mA    |
| Voltage Swing (I <sub>OUT</sub> = 15 mA)                           | V <sub>BAT</sub> + 4  | _    | AGND             | V     |
| DC Bias Current (active state only)                                | 5.3                   | 5.6  | 5.9              | mA    |
| Output Drive (PRA and PRB):                                        |                       |      |                  |       |
| Drive Current (source only)                                        | -15                   |      | -0.1             | mA    |
| Voltage Swing (I <sub>OUT</sub> = 15 mA)                           | V <sub>BAT</sub>      | _    | _0.1<br>AGND – 4 | V     |
| DC Bias Current (active state only)                                | -5.3                  | -5.6 | -5.9             | mA    |
|                                                                    | -5.5                  | -5.0 | -5.9             | IIIA  |
| Output Impedance (60 Hz—3.4 kHz) <sup>1</sup>                      | 1                     | —    | —                | MΩ    |
| Output Load Resistance (DC or ac) <sup>1</sup>                     | 0                     | —    | 100              | kΩ    |
| XMTA and XMTB:                                                     |                       |      |                  |       |
| Output Drive Current                                               | ±3                    | _    | _                | mA    |
| Output Voltage Swing (3 mA load):                                  |                       |      |                  |       |
| Maximum                                                            | V <sub>BAT</sub>      | _    | V <sub>DDA</sub> | V     |
| Minimum                                                            | V <sub>BAT</sub> + 10 | _    | +2.5             | V     |
|                                                                    | DAI                   |      |                  |       |
| Output Short-circuit Current <sup>2</sup>                          | —                     | —    | ±30              | mA    |
| Output Impedance (60 Hz—3.4 kHz)                                   | _                     | —    | 10               | Ω     |
| Output Load DC Resistance                                          | 20                    | —    | —                | kΩ    |
| Output Load AC Impedance <sup>1</sup>                              | 2                     | —    |                  | kΩ    |
| Output Load Capacitance <sup>1</sup>                               |                       |      | 50               | pF    |
| VRNA and VRNB:                                                     |                       |      |                  |       |
| Input Voltage Range                                                | -1.75                 | —    | 3.5              | V     |
| Input Bias Current                                                 | —                     | —    | ±1               | μA    |
| Input Impedance <sup>1</sup>                                       | 20                    | —    | —                | MΩ    |
| IRPA and IRPB:                                                     |                       |      |                  |       |
| Input Offset Voltage (to respective VRN)                           | —                     | —    | ±10              | mV    |
| Input Impedance                                                    | —                     | —    | 5                | Ω     |
| CBNA and CBNB:                                                     |                       |      |                  |       |
| Input Voltage Range                                                | -1.75                 | —    | 3.5              | V     |
| Input Bias Current                                                 | _                     | _    | ±250             | nA    |
| Input Impedance                                                    | 50                    | —    | —                | MΩ    |
| TSA, TSB, RSA, and RSB:                                            |                       |      |                  |       |
| Surge Current (from external source)                               | _                     | _    | ±25              | mAdc  |
| Input Voltage Range                                                | VBAT + 3              | _    | AGND             | V     |
| Input Bias Current                                                 | _                     | _    | ±1               | μA    |
| Differential Input Impedance <sup>1</sup>                          | 50                    | _    | _                | kΩ    |
| Common-mode Input Impedance <sup>1</sup>                           | 50                    | _    | _                | MΩ    |
|                                                                    | _                     | _    | 10               | pF    |
| External Capacitance (67 k $\Omega$ source impedance) <sup>1</sup> |                       |      |                  |       |

#### Table 6. Analog Signal Pins

1. This parameter is not tested in production. It is guaranteed by design and device characterization.

2. A VBAT or ground short on XMTA or XMTB will not cause a device failure.

### Transmission

Transmit direction is Tip/Ring to XMT. Receive direction is IRP/VRN to Tip/Ring.

| Table 7. Transmission Characterist |
|------------------------------------|
|------------------------------------|

| Parameter                                                                     | Min    | Тур    | Мах    | Unit   |
|-------------------------------------------------------------------------------|--------|--------|--------|--------|
| Longitudinal Balance ( <i>IEEE</i> <sup>1</sup> Std. 455—1976) <sup>2</sup> : |        |        |        |        |
| 50 Hz–1 kHz                                                                   | 54     | 70     | —      | dB     |
| 1 kHz–3 kHz                                                                   | 50     | 66     | —      | dB     |
| Metallic to Longitudinal Balance <sup>2</sup> :                               |        |        |        |        |
| 200 Hz–4 kHz                                                                  | 30     | —      | —      | dB     |
| RFI Rejection <sup>3</sup> :                                                  |        |        |        |        |
| (0.5 Vrms, 50 $\Omega$ source, 30% AM Mod. 1 kHz)                             |        |        |        |        |
| 500 kHz–10 MHz                                                                | —      | —      | -65    | dBV    |
| 10 MHz–100 MHz                                                                | —      | —      | -45    | dBV    |
| Tip/Ring Signal Level                                                         | _      |        | 3.17   | dBm    |
| AC Termination Impedance <sup>4</sup>                                         | —      | 600    | —      | Ω      |
| Total Harmonic Distortion (200 Hz–4 kHz) <sup>3</sup>                         | —      | _      | 0.3    | %      |
| Transmit Gain ( <i>f</i> = 1 kHz) <sup>5</sup> :                              |        |        |        |        |
| Tip/Ring to XMT                                                               | -0.486 | -0.500 | -0.514 | —      |
| Receive Gain ( $f = 1 \text{ kHz}$ ):                                         |        |        |        |        |
| IRP Current to Differential Current Flowing from PT to PR                     | 195    | 200    | 205    | —      |
| VRV to IRP                                                                    | 0.995  | 1      | 1.005  | —      |
| CBN Gain ( $f = 1 \text{ kHz}$ ):                                             |        |        |        |        |
| 1 RGBN Current to Current Flowing                                             | -49.5  | -50    | -50.5  | —      |
| CBN to RGBN                                                                   | 0.995  | 1      | 1.005  | —      |
| Gain vs. Frequency (transmit & receive; 1 kHz reference) <sup>3</sup> :       |        |        |        |        |
| 200 Hz–3.4 kHz                                                                | -0.1   | 0      | 0.1    | dB     |
| Gain vs. Level (transmit & receive; 0 dBV reference) <sup>3</sup> :           |        |        |        |        |
| –50 dB to +3 dB                                                               | -0.05  | 0      | 0.05   | dB     |
| Interchannel Crosstalk <sup>3</sup> :                                         |        |        |        |        |
| 200 Hz–3.4 kHz                                                                | —      | —      | 77     | dB     |
| Idle-channel Noise (Tip/Ring; 600 $\Omega$ termination):                      |        |        |        |        |
| Psophometric <sup>3</sup>                                                     | _      | _      | -77    | dBmp   |
| C-message                                                                     | _      | _      | 12     | dBrnC  |
| 3 kHz flat <sup>3</sup>                                                       | —      | —      | 20     | dBrn   |
| Idle-channel Noise (XMT; 600 $\Omega$ termination):                           |        |        |        |        |
| Psophometric <sup>3</sup>                                                     | l _    | _      | -77    | dBmp0  |
| C-message                                                                     | _      | _      | 12     | dBrnC0 |
| 3 kHz flat <sup>3</sup>                                                       | —      | —      | 20     | dBrn0  |

1. IEEE is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc.

2. Assumes ideal external components.

3. This parameter is not tested in production. It is guaranteed by design and device characterization.

4. Transmission characteristics are specified assuming a 600 W resistive termination; however, feedback using external components allows the user to adjust the termination impedance from the intrinsic 600 W of the feed resistors to most ITU-T recommended complex termination impedances.

5. Measured with the Le8575 SLIC device connected per application diagram with ideal external components.

Legerity



# Serial Interface and Logic

The tables below summarize the parameter and timing requirements for logic inputs CLK, EN, DI, and DO.

| Parameter <sup>1</sup>                        | Symbol | Min        | Мах  | Unit |
|-----------------------------------------------|--------|------------|------|------|
| High-level Input Voltage                      | VIH    | 2          | Vddd | V    |
| Low-level Input Voltage                       | VIL    | 0          | 0.8  | V    |
| Input Bias Current (high and low), CLK and DI | lin    | —          | ±50  | μA   |
| Input Bias Current (high), EN                 | lin    | —          | ±50  | μA   |
| Input Bias Current (low), EN (VIN = 0 V)      | lin    | -20        | -100 | μA   |
| High-level Output Voltage (IOUT = -100 μA)    | Voh    | VDDD – 1.5 | VDDD | V    |
| Low-level Output Voltage (IOUT = 180 µA)      | VOL    | 0          | 0.4  | V    |
| Output Short-circuit Current (VOUT = VDDD)    | IOSS   | 1          | 35   | mA   |
| Output Load Capacitance <sup>2</sup>          | COL    | 0          | 50   | pF   |

1. Unless otherwise specified, all logic voltages are referenced to DGND.

2. This parameter is not tested in production. It is guaranteed by design and device characterization.

| Parameter <sup>1</sup>                                       | Symbol       | Min | Мах  | Unit |
|--------------------------------------------------------------|--------------|-----|------|------|
| Input Rise and Fall Time, CLK & EN (10% to 90%) <sup>2</sup> | tR, tF       | 0   | 70   | ns   |
| Maximum Input Capacitance <sup>2</sup>                       | CIN          | _   | 5    | pF   |
| Maximum CLK Frequency (50% duty cycle)                       | fMAX         | _   | 1.25 | MHz  |
| Propagation Delay, CLK to DO <sup>2</sup>                    | tPCO         | 0   | 350  | ns   |
| Propagation Delay, EN to RD Outputs <sup>2</sup>             | <b>t</b> PCR | 0   | 10   | μS   |
| Minimum Setup Time from DI to CLK <sup>2</sup>               | tSDC         | 150 | -    | ns   |
| Minimum Setup Time from DI to EN <sup>2</sup>                | tSDE         | 150 | _    | ns   |
| Minimum Setup Time from EN to CLK <sup>2</sup>               | tSEC         | 150 | -    | ns   |
| Minimum Hold Time from CLK to DI <sup>2</sup>                | tHDC         | 50  | _    | ns   |
| Minimum Hold Time from EN to CLK <sup>2</sup>                | tHEC         | 50  | _    | ns   |
| Minimum Pulse Width of CLK                                   | tWCK         | 400 | _    | ns   |
| Minimum Pulse Width of EN                                    | tWEN         | 800 | _    | ns   |

Table 9. Timing Requirements for CLK, EN, DI, and DO

1. Unless otherwise specified, all times are measured from the 50% point of logic transitions.

2. This parameter is not tested in production. It is guaranteed by design and device characterization.

Figure 1. Power Supply Rejection vs. Frequency Diagram



#### **APPLICATIONS**

#### General

The Le8575 is a dual (channels A and B) SLIC device. Each channel operates independently such that no interaction occurs between the channels. The following description applies to both channels though the description may refer to only a single channel. Some circuits, such as reference circuits which do not impact interchannel crosstalk, are common to both channels.

The Le8575 device supplies a precise differential current to the Tip/Ring pair (via PT and PR) as a function of analog signal voltages on IRP and VRN. However, the current drivers connected to PT and PR are not designed to supply DC feed current to the loop. Two external resistors (typically  $300 \Omega$ ), connected to office battery and ground, must be used in conjunction with the Le8575 SLIC device to provide DC loop current. These resistors will primarily determine the longitudinal balance of the line feed; thus, they must be matched appropriately to meet the longitudinal balance requirements (0.4% for 50 dB balance).

These resistors also have a significant impact on the termination impedance of the SLIC device. Feedback, using external components, allows the user to adjust the termination impedance from the intrinsic 600  $\Omega$  of the feed resistors to most ITU-T recommended complex termination impedances. Since the Le8575 does not supply DC to the loop, outputs PT and PR can be coupled to the Tip and Ring through a resistance high enough to allow for simple lightning protection of the drivers. However, the resistance must be low enough to achieve the coupling of sufficient AC signals to the Tip and Ring from the available power supply. Since the Tip and Ring drivers are current sources, the value of the resistance is arbitrary and does not affect the performance of the SLIC device. A minimum value of 1400  $\Omega$  is required for protection purposes.

The Le8575 also senses the Tip voltage, Ring voltage, and differential Tip/Ring voltage via the TS and RS sense inputs. The differential DC voltage is used internally for switchhook detection. The Tip and Ring voltages are also used internally to detect faults on Tip and Ring. Both detector thresholds are preset internally. The status of each detector is monitored at pin DO by reading the 8-bit serial shift register. The differential Tip/Ring AC signal appears on analog output XMT.

Leaeritu

Legerity

The Le8575 also includes:

- · Per-channel ring-trip detectors, loop closure detectors
- · Six relay drivers (three per channel)
- · Eight-bit serial-to-parallel and parallel-to-serial logic interface
- · Per-channel circuits which eliminate the battery noise that is coupled to the Tip and Ring through the DC feed resistors
- Fault detection
- · Zero ring voltage detection

#### **Resistor Module**

The Le8575 requires certain external resistors at the Tip and Ring interface. Because of matching and protection requirements, one of the most economical options recommended to implement these registers is in a thick film resistor module. A schematic and a brief description of the function of each of these resistors is given in Figure 4. Note that Microelectronic Modules Corporation MMC<sup>®</sup> A31A8575AA Thick Film resistor module is an application-specific resistor module designed for use with the Le8575 SLIC device. The values, tolerance, matching, and power rating of the *MMC* A31A8575AA module are given in Table 10.

Resistors R<sub>1</sub> and R<sub>2</sub> are the DC feed resistors. R<sub>1</sub> is connected from battery to Ring, and R<sub>2</sub> is connected from Tip to ground. The DC loop current is fed to the subscriber loop via these resistors. These resistors will set the DC I/V template of the line circuit with the I/V template being linear with a -1/600 W slope. No constant current region at short DC loops is provided by resistors R<sub>1</sub> and R<sub>2</sub>, or the Le8575 SLIC device.

#### Note:

For additional information, contact Microelectronic Modules Corporation (MMC), 2601 S. Moorland Road, New Berlin, WI 53151. USA: (414) 785-6506, FAX (414) 785-6516.



Figure 2. SLIC Device Resistor Module

#### Note:

Pin numbers are MMC A31A8575AA pin numbers. Resistors are labeled per MMC A31A8575AA description. Nodes are Le8575 SLIC device package nodes.

| Resistor            | Value  | Tolerance | Power  | Surge Rating           |
|---------------------|--------|-----------|--------|------------------------|
| R1                  | 300 Ω  | 1.0%      | 2.0 W  | Lightning: Power Cross |
| R2                  | 300 Ω  | 1.0%      | 2.0 W  | Lightning: Power Cross |
| R3                  | 100 kΩ | 1.0%      | 250 mW | None                   |
| R4                  | 100 kΩ | 1.0%      | 250 mW | None                   |
| R5                  | 200 kΩ | 1.0%      | 250 mW | Lightning: Power Cross |
| R6                  | 200 kΩ | 1.0%      | 250 mW | Lightning: Power Cross |
| R7                  | 1.4 kΩ | 2.0%      | 0.5 W  | Lightning: Power Cross |
| R8                  | 1.4 kΩ | 2.0%      | 0.5 W  | Lightning: Power Cross |
| R9                  | 15 kΩ  | _         | 10 mW  | None                   |
| R9/R1               | 50     | 1.0%      | —      | —                      |
| R1/R2               | 1      | 0.35%     | —      | —                      |
| (R3 + R6)/(R4 + R5) | 1      | 0.35%     | —      | —                      |

#### Table 10. MMC A31A8575AA Thick Film Resistor Module

#### Note:

For 50 dB longitudinal balance, 0.2% for 58 dB balances. Continuous power (rms).

Legerity

Resistors R<sub>1</sub> and R<sub>2</sub> also provide a common-mode impedance of (300 || 300) 150  $\Omega$ . These resistors will primarily determine the longitudinal balance of the line circuit; thus they must be matched appropriately to meet longitudinal balance requirements (0.35% for 50 dB and 0.2% for 58 dB). Also, they have a significant impact on the termination impedance of the SLIC device. Feedback using external components (external components when a first- or second-generation codec is used) allows the user to set the termination impedance at 600  $\Omega$ , or most ITU-T recommended complex termination impedances.

Resistors  $R_1$  and  $R_2$ , along with  $R_3$  and  $R_7$ , are used in conjunction with the self-test feature of the Le8575 SLIC device. In this mode, the Ring current drive amplifier is saturated to ground, and the Tip amplifier is saturated to battery, which causes both the ring-trip and loop closure detectors to trip. Ring-trip and loop closure detector output are bits RT and LC, respectively, in the serial output stream.

Under normal operating conditions, resistors  $R_1$  and  $R_2$  will see the battery voltage less the Tip/Ring voltage. Assuming a Tip/ Ring voltage of 6 V (representative of a short into a handset), the nominal continuous operating power of  $R_1$  and  $R_2$  is given by:

 $(48 \text{ V} - 6 \text{ V})^2/600 \Omega$  = 2.94 W per R1 and R2 resistor pair

#### 2.94 W/2 = 1.47 W per resistor

The operating power rating of  $R_1$  and  $R_2$  is 2 W. This is the steady-state power rating of  $R_1$  and  $R_2$ , and it is adequate for normal operating conditions. The ability of these resistors to withstand fault conditions depends on the power ratings of the individual resistors and on the power rating of the thick film resistor module itself. Obviously, the higher the power capabilities of the resistor module, the less susceptible the resistors are to damage during faults. The various fault conditions are discussed further in the Protection section of this data sheet.

Resistors  $R_3$  and  $R_6$  set the gain of the SLIC device in the transmit (2-wire to 4-wire) direction. This is shown in Figure 3.

#### Figure 3. Le8575 SLIC Device Dual-Resistive Matching Requirements



The matching of resistors  $R_3$  and  $R_6$  will determine the gain accuracy of the SLIC device; therefore, these resistors must also be matched accordingly. The matching requirements are given in <u>Table 9</u>.

Because of the high resistance values, the normal operating power of resistors R<sub>3</sub> through R<sub>6</sub> will be relatively low. Given design margin and thick film technology capabilities, a power rating of 250 mW for these resistors is not unreasonable.

Resistors R7 and R8 are used to couple the PT and PR current drive amplifiers to Tip and Ring. Since the PT and PR drive amplifiers are current sources, the value of the series resistance does not affect the loop length or other performance of the SLIC device, and may be arbitrarily high for protection purposes. A value of 1.4 k $\Omega$  is adequate for protection purposes.

Under normal operating conditions, these resistors will see the battery voltage less the Tip/Ring voltage. Assuming a Tip/Ring voltage of 6 V (representative of a short into a handset), the nominal continuous operating power of  $R_7$  and  $R_8$  is given by:

 $(48 \text{ V} - 6 \text{ V})^2/2.8 \text{ k}\Omega = 0.630 \text{ W} \text{ per } R_7 \text{ and } R_8 \text{ resistor pair}$ 

630 mW/2 = 315 mW per resistor ( $R_7$  and  $R_{88}$ )

Hence, the operating power rating of 500 mW for  $R_7$  and  $R_8$ . This is the nominal rating for  $R_7$  and  $R_8$  under normal operating conditions. Again, the ability of these resistors to withstand fault conditions depends on the power rating.

Resistor  $R_9$  is also included on the thick film resistor module. This resistor is used to set the gain of the battery noise cancellation circuit. See the Battery Noise Cancellation section of this data sheet for design equations to set the value of  $R_9$ .

Legerity

### Protection

Because of the resistive feed architecture, a simple inexpensive protection scheme that does not require a separate external protection device may be used. The *MMC* A31A8575AA resistor module has specifications which are qualified to Bellcore GR-CORE-1089, UL<sup>®</sup>1459, UL 497A, FCC part 68.302 (d) & (e) and REA form 397G, ITU-T K20, and ITU-T K21.

Lightning and power cross protection are provided by the two DC feed resistors, R1 and R2, in the external resistor module. Under fault conditions, these resistors serve as fault current-limiting resistors. Fault current is steered to ground and to battery via resistors R<sub>1</sub> and R<sub>2</sub>, respectively. Thus, the battery design must be such that the various specified faults can be applied to the battery through 300  $\Omega$ , without damaging the battery or the line circuit.

Resistors  $R_1$  and  $R_2$  need to be designed to survive lightning surges and to dissipate power associated with a Ring ground DC fault and specified AC power cross faults—both a sneak under and full surge type fault. Under certain sustained fault conditions,  $R_1$  and  $R_2$  could fail when they are required to survive. For this reason, a per-channel fault detector is included on the Le8575 SLIC device.

When the voltage across either  $R_1$  and/or  $R_2$  is greater than a nominal 36 V, the fault detect bit (FLT) in the serial data output will go high. The control logic on the line card detects FLT is high, and opens an external electromechanical relay (EMR) to isolate the resistors from the loop, enabling the resistors to service extended power cross. (Note the EMR is the test in or test out EMR, and this relay is driven by one of the internal relay drivers on the Le8575 SLIC device.)

A delay of 10 ms to 30 ms is provided (using an external capacitor on pin CFLT) in the fault detector. This prevents transients on the Tip and Ring from tripping the fault detector when a fault is not present.

The Tip/Ring drive amplifiers, which feed the AC signal to nodes PR and PT, are high-impedance current drivers. Since these nodes are current sources, the value of protection current-limiting series resistance does not affect the loop length or other SLIC device performance, and may be arbitrarily high for protection purposes.

Resistors R7 and R8 in the resistor module are used for this purpose. These resistors have a value of 1.4 k $\Omega$  with a power rating 0.5 W. Internal diodes clamp nodes PR and PT to ground and battery.

The voltage sense leads, RS and TS, are also exposed to the outside plant. Current to these nodes is limited by resistors R<sub>3</sub> and R<sub>4</sub> in the resistor module. Resistors R<sub>3</sub> and R<sub>4</sub> are 100 k $\Omega$ , 250 mW resistors. Internal diodes also clamp nodes RS and TS to ground and battery.

The ability of the resistors to survive faults is a function of the power dissipated in the individual resistors and the total power dissipated on the entire thick film module. Fault conditions include:

- A continuous worst-case (fault detector) sneak under condition of 39 V DC applied metallically to Ring in the case of a Ring ground fault, and
- A sneak under condition of 39 Vp (voltage peak) applied to Tip and Ring, as described in Bellcore 1089, ITU-T K20, in the case of power cross.

Additionally, there is a transient fault condition, assuming full specified power cross fault voltages (e.g., Bellcore 1089, ITU-T K20) for a time duration equal to the maximum response time that it will take to isolate the line circuit from the fault via the fault detector and EMR described above.

For example, a Ring ground fault assuming fault detector sneak under will result in a worst-case potential across the R1 of 39 V. The power dissipated in R1 under this condition is calculated as follows:

#### (39 V \* 39 V)/300 $\Omega$ = 5 W

Since this is a sneak under condition, the fault detector will not trigger and the time duration of the fault can be infinite. In the case of a longitudinally applied sneak under power cross, the maximum voltage seen, this time by both R1 (Ring) and R2 (Tip), is 39 Vp (voltage peak). The power dissipation is given by:

#### Maximum Voltage = 39 Vp = 27.6 Vrms

#### Maximum Power = $(27.6 \text{ Vrms} * 27.6 \text{ Vrms})/(300 \Omega) = 2.54 \text{ W per resistor.}$

Thus, 2.54 W will be dissipated per resistor or a total of 5.1 W in a longitudinal sneak under condition.

If R1 and R2 are rated for 2 W, they can fail under these fault conditions. Also, the *MMC* A31A8575AA resistor module includes a fail-safe thermal fuse located at the Tip and Ring nodes (pin 1 and pin 19) of the module for this reason. A fail-safe fuse is recommended for any resistor module used with the Le8575 SLIC device.

With thick film technology, not only is the power capabilities of the individual resistors important, but also the power handling capabilities of the entire module. The total module power dissipation is calculated by summing the power dissipation for each of the resistors under a given condition.



For example, the module power dissipation for the above sneak under fault conditions is calculated in Table 11. Thus, the HIC will require a minimum power rating of 6 W continuous to survive these sneak under conditions.

| Resistor<br>(R) | Value<br>(Ω) | Ring Ground<br>Maximum DC<br>Fault Voltage (V) | Ring Ground<br>Maximum DC<br>Fault Power (W) | Longitudinal Fault<br>Maximum Peak<br>Voltage (Vp) | Longitudinal Fault<br>Maximum rms<br>Voltage (Vrms) | Longitudinal<br>Fault Maximum<br>rms Power (W) |
|-----------------|--------------|------------------------------------------------|----------------------------------------------|----------------------------------------------------|-----------------------------------------------------|------------------------------------------------|
| 1               | 300          | 39                                             | 5.07                                         | 39                                                 | 27.577                                              | 2.535                                          |
| 2               | 300          | 0                                              | 0                                            | 39                                                 | 27.577                                              | 2.535                                          |
| 3               | 100 k        | 29                                             | 0.015                                        | 39                                                 | 27.577                                              | 0.0076                                         |
| 4               | 100 k        | 0                                              | 0                                            | 39                                                 | 27.577                                              | 0.0076                                         |
| 5               | 200 k        | 39                                             | 0.0076                                       | 39                                                 | 27.577                                              | 0.0038                                         |
| 6               | 200 k        | 0                                              | 0                                            | 39                                                 | 27.577                                              | 0.0038                                         |
| 7               | 1.4 k        | 39                                             | 1.086                                        | 39                                                 | 27.577                                              | 0.543                                          |
| 8               | 1.4 k        | 0                                              | 0                                            | 39                                                 | 27.577                                              | 0.543                                          |
|                 | Total HIC    | Power:                                         | 6.18                                         |                                                    |                                                     | 6.18                                           |

| Table 11. Total | Module | Power | Dissipation |
|-----------------|--------|-------|-------------|

Similar consideration to the individual resistor and total module power capability should be given to full voltage power faults, but taking into account the fault detector will isolate the SLIC device and resistor module after some finite period of time. The fault detector indicates a fault in the serial data output stream in 10 to 30 ms. Recognition and relay activation time need to be considered.

# **Tip/Ring Drivers**

Each channel of the Le8575 utilizes a current source for the Tip/Ring driver. The driver is capable of sinking (but not sourcing) up to 15 mA from the Tip (PT) while swinging to within 4 V of office battery ( $V_{BAT}$ ), and sourcing (but not sinking) up to 15 mA to the Ring (PR) while swinging to within 4 V of ground (AGND). Since the current driver is not bidirectional, during transmission (powerup) each lead is biased at 5.6 mA DC.

### **Receive Interface**

The receive interface circuitry couples the differential signal on receive inputs IRP and VRN to the Tip/Ring drivers. Input IRP is a low-impedance (<5  $\Omega$ ) current input while VRN is a high-impedance voltage input. Internal feedback forces the voltage at IRP to be equal to VRN such that a voltage applied to VRN causes a current flow out of IRP, which equals that voltage divided by the impedance connected from IRP to AGND (assuming the input voltage is referenced to AGND).

The receive interface and Tip/Ring drivers provide a current gain of 200, i.e., a differential output current flows from PT to PR which is 200 times the current flowing into IRP. The receive interface also provides a level shift since the inputs, IRP and VRN, are referenced to analog ground, while the outputs, PT and PR, swing between AGND and VBAT. The receive interface ensures that the input current is not converted to a common-mode current at PT and PR.

### **Transmit Interface**

The transmit interface circuitry interfaces the differential voltage on Tip and Ring to transmit output XMT. The Tip/Ring differential voltage (both AC and DC) appears on output XMT with a gain of 0.5.

The transmit interface uses an operational amplifier with four external resistors to perform a differential to single-ended conversion. Output XMT is referenced to ground (AGND). The longitudinal balance and gain accuracy at XMT depends on the matching of the external resistors.

Because a large DC potential exists at XMT, a capacitor must be used to couple the AC signal to the low-voltage codec circuitry. The operational amplifier inputs are TS and RS. These inputs are also used by the fault-detection circuitry to detect fault voltages on Tip or Ring. A fault is detected when the magnitude of the voltage across either DC feed resistor exceeds a nominal 36 V (equivalent to approximately 4 W dissipation in either resistor). A delay is provided (using an external capacitor on pin CFLT) in the fault detector. This prevents transients on Tip and Ring from tripping the fault detector when a fault is not actually present.

### **Battery Noise Cancellation**

The battery noise cancellation circuit senses the AC noise on the battery via the capacitor connected from input CBN to  $V_{BAT}$ . It then couples this noise, 180 degrees out of phase, to the Ring current driver amplifier. This cancels the battery noise that is coupled to the Ring through the feed resistor connected to  $V_{BAT}$ .

Additionally, it ensures longitudinal balance which depends only on the matching of the battery feed resistors by creating an AC ground at VBAT with respect to signals on the Ring lead.

For the cancellation to operate properly, both the phase and gain must be accurate. The battery noise cancellation gain is a transconductance that is equal to 50 divided by resistor R9 on the thick film resistor module connected from RGBN to ground (AGND). This value must be equal to the reciprocal of the DC feed resistor (1/300  $\Omega$ ), that is,

$$\frac{50}{R_9} = \frac{1}{300\Omega}$$
$$R_9 = 15 \text{ k}\Omega$$

It is advantageous if the two resistors are matched and tracked thermally, i.e., located on the same film integrated circuit (FIC).

# **On-Hook Transmission**

In powerup mode, the Le8575 SLIC device provides a DC bias of 5.6 mA. The 5.6 mA bias is also present under on-hook conditions. The Le8575 SLIC device is able to support on-hook transmission because of this bias. It is sufficiently high to drive a 3.17 dBm signal into a 600  $\Omega$  or 900  $\Omega$  loop under open-circuit conditions. An internal current source provides a DC bias of 112  $\mu$ A. There is an internal current gain of 50; thus (50 •112  $\mu$ A) 5.6 mA flows from battery through R1 to PR, and 5.6 mA flows from PT through R2 to ground under on-hook conditions.

### Self-Test

The Le8575 SLIC device offers a self-test capability. This is set via logic inputs D1 and D0 in the serial input data stream. In this mode, shown in Figure 6, the Ring current drive amplifier is saturated to ground, and the Tip amplifier is saturated to battery, which causes both the ring-trip and loop closure detectors to indicate an off-hook condition. In this operation mode, the ring relay must not be active. The ring relay driver output in the Le8575 is at package nodes RDR (A&B). These relay drivers are controlled by logic inputs D2 (A&B) in the serial input data stream. See <u>Table 13</u> for details.





### **Serial Data Interface**

A 4-wire serial interface (DI, DO, CLK, and EN) is used to pass data from the control logic on the line card to the Le8575 SLIC device, and to pass detector information from Le8575 SLIC device to the control logic on the line card. When enable input EN is high, data on input DI is clocked into an 8-bit shift register on a high-to-low transition of the clock input CLK.

Eight latches (four per channel) are provided to store the data. Data is loaded into the eight latches from input DI and the first 7 bits of the shift register on the high-to-low transition of EN. When EN is low, a high-to-low transition on CLK loads all of the



detector information (loop closure, fault zero voltage, and ring-trip from the internal detector circuitry) into the 8-bit shift register. When EN is high, data in the 8-bit shift register is clocked out on output DO on the high-to-low transition of CLK.

Two latch outputs per channel drive relay drivers. The drivers are included on the Le8575 SLIC device. These are the relay drivers whose outputs are at external package nodes RDR (A&B) and RDT (A&B). The remaining two latch output power channels are internal control signals. These are logic data bits D0 (A&B) and D1 (A&B). These bits input to a combinational logic circuit that controls the operational state of each channel and also controls the state of the third relay driver. The third relay driver's output is at external package node RDD (A&B). Refer to the Truth Table (Table 14) for more details.

Note that up to 16 channels may be daisy-chained together. The DO lead of package 1 (channels 1 and 2) may be tied to the DI lead of package 2 (channels 3 and 4), for example. All EN and CLK should also be tied together in this mode.

The Le8575 SLIC device device has an internal reset which guarantees that all relay drivers power up in the off-state when 5 V ( $V_{CCD}$  and  $V_{CCA}$ ) is applied to the device. This reset operates properly only if input EN is held high (within 0.5 V of  $V_{CCD}$ ) when the 5 V is applied. An external pull-up resistor from the EN bus to  $V_{CCD}$  satisfies this requirement, provided that the logic-driving EN does not pull the EN bus low during powerup.

Figure 5 shows the timing characteristics and requirement definitions.



Figure 5. Timing Requirements for CLK, EN, DI, and DO

Table 12. Truth Table for EN and CLK

| EN | CLK | Function                                                      |
|----|-----|---------------------------------------------------------------|
| 1  | Ø   | Shift register clocked, QN = QN – 1; latches unaffected.      |
| 0  | Ø   | Channel data latched into shift register; latches unaffected. |
| Ø  | Х   | Contents of shift register transferred to output latches.     |

| Table 13. | Otuput D/ | ATA Bit | Definition |
|-----------|-----------|---------|------------|
|-----------|-----------|---------|------------|

| DATA Bit | Output | Output Bit Definition                                                   |  |
|----------|--------|-------------------------------------------------------------------------|--|
| D0A      | D0A    | Latch output state D0A (refer to Operating States section).             |  |
| D1A      | D1A    | Latch output state D1A (refer to Operating States section).             |  |
| D2A      | RDRA   | Ringing relay driver A is on (RDRA low = relay energized) when D2A = 1. |  |
| D3A      | RDTA   | Test relay driver A is on (RDTA low = relay energized) when D3A = 1.    |  |
| D0B      | D0B    | Latch output state D0B (refer to Operating States section).             |  |
| D1B      | D1B    | Latch output state D1B (refer to Operating States section).             |  |
| D2B      | RDRB   | Ringing relay driver B is on (RDRB low = relay energized) when D2B = 1. |  |
| D3B      | RDTB   | Test relay driver B is on (RDTB low = relay energized) when D3B = 1.    |  |

| DATA Bit | Output | Output Bit Definition                                                   |  |
|----------|--------|-------------------------------------------------------------------------|--|
| RZA      | D0A    | Channel A ringing voltage zero crossing detector output (positive = 1). |  |
| FLTA     | D1A    | Channel A fault detector output (loop fault = 1).                       |  |
| RTA      | D2A    | Channel A ring-trip detector output (ring-trip = 1).                    |  |
| LCA      | D3A    | Channel A switchhook detector output (off-hook = 1).                    |  |
| RZB      | D0B    | Channel B ringing voltage zero crossing detector output (positive = 1). |  |
| FLTB     | D1B    | Channel B fault detector output (loop fault = 1).                       |  |
| RTB      | D2B    | Channel B ring-trip detector output (ring-trip = 1).                    |  |
| LCB      | D3B    | Channel B switchhook detector output (off-hook = 1).                    |  |

#### Table 14. Output DATA Bit Definition

#### Table 15. Input DATA Bit Definition

| Input | DATA Bit | Input Bit Definition                                                    |  |
|-------|----------|-------------------------------------------------------------------------|--|
| RZA   | D0A      | Channel A ringing voltage zero crossing detector output (positive = 1). |  |
| FLTA  | D1A      | Channel A fault detector output (loop fault = 1).                       |  |
| RTA   | D2A      | Channel A ring-trip detector output (ring-trip = 1).                    |  |
| LCA   | D3A      | Channel A switchhook detector output (off-hook = 1).                    |  |
| RZB   | D0B      | Channel B ringing voltage zero crossing detector output (positive = 1). |  |
| FLTB  | D1B      | Channel B fault detector output (loop fault = 1).                       |  |
| RTB   | D2B      | Channel B ring-trip detector output (ring-trip = 1).                    |  |
| LCB   | D3B      | Channel B switchhook detector output (off-hook = 1).                    |  |



### **OPERATING STATES**

Each channel of the Le8575 has four operating states: active, test, powerdown with relay driver RDD ON, and powerdown with relay driver RDD OFF. These states are selected using 2 bits, D0 and D1, via the serial interface according to the truth table shown below.

| D1 | D0 | State                                                   |
|----|----|---------------------------------------------------------|
| 1  | 1  | Channel Active.                                         |
| 1  | 0  | Channel Test.                                           |
| 0  | 1  | Channel Powerdown and<br>Relay RDD driver ON (RDD low). |
| 0  | 0  | Channel Powerdown. Relay RDD driver<br>OFF/RDD high.    |

Table 16. Truth Table for D1 and D0

Logic input D2 operates the ringing relay driver, RDR, independent of the state of bits D0 and D1; however, the ring-trip detector is enabled only when D2 operates the ringing relay driver. Hence, the ringing relay driver is not interchangeable with any of the other relay drivers. Logic input D3 operates the test relay driver, RDT, independent of the state of bits D0 and D2.

### **Active State**

This is the normal operating state (talk state) of the channel. All circuits are operational. The Tip drive current source sinks 5.6 mA DC from PT; the Ring drive current source sinks 5.6 mA DC into PR.

Legerity

#### **Test State**

This is the test state of the channel. It is the same as the active state except that the Ring drive current source is saturated to ground and the Tip driver current source is saturated to VBAT. This forces the loop-closure and ring-trip detectors to indicate an off-hook. This state is valid only when the ringing relay is not operated (D2 = 0).

#### Powerdown State with Relay Driver RDD Operated

This is the disconnect state of the channel. It is the same as the powerdown state except that relay driver RDD is also operated. When required, this relay may be used to disconnect the external DC feed resistors in order to provide a high-impedance termination to the subscriber loop.

#### **Powerdown State**

This is the normal idle state (scan state) of the channel. The loop-closure, ring-trip, and common-mode fault detectors are active, but all other circuits are shut down to conserve power. All circuits common to both channels remain active. The powerdown of channel A does not affect an active channel B and vice-versa.

### Ringing State (D2 = 1)

When D2 = 1, the ringing relay driver is activated. The operational state of the SLIC device is unaffected except for the ring-trip and fault detectors. The digital portion of the ring-trip detector is enabled when D2 = 1 (relay drive activated) and disabled when D2 = 0 (relay drive deactivated). The ring-trip detector functions properly only when D2 = 1 so that a valid ringing signal (AC and DC) is present. When D2 = 0, the digital portion of the ring-trip detector is bypassed so that most of the ring-trip circuit can be tested in the test state. When D2 = 1, the fault detector is also disabled (FLT forced to 0).

#### **SUPERVISION**

#### **Off-Hook Detection**

The off-hook detection threshold is a function of the DC feed resistors R1 and R2, and of a ratio of resistors that are fixed on the Le8575 silicon die.

Thus, when  $R_1 = R_2 = 300 \Omega$ , the off-hook threshold is set at 4 k $\Omega$ . This relationship is shown in the equation below:

$$RT = \frac{R_1 + R_2}{\frac{1}{2 k\Omega} - 1}$$

Where,

RT is the loop closure threshold R1 = R2 = DC feed resistors =  $300 \Omega$ 

$$K = \frac{R_{T1}}{R_{T1} + R_{T2}} = 0.4333\Omega$$

Where,

RT1 and RT2 are internal resistors RT1 = 170 k $\Omega$ RT2 = 130 k $\Omega$ 

Thus,

$$R_{T} = \frac{300 \ \Omega + 300 \Omega}{\frac{1}{2\left(\frac{130 \ k\Omega}{130 \ k\Omega + 170 \ k\Omega}\right)} - 1}} = 3900 \Omega \approx 4 \ k\Omega$$

# **Ring-Trip Threshold**

#### Figure 7. Ring-Trip Threshold



Ring-trip threshold is calculated as follows: At ring-trip:

$$\left(\frac{V_{BAT}}{2}\right)\left(\frac{R_{RF}}{R_{RTH}}\right) = \left(\frac{300 \ \Omega}{R_{L} + 600 \ \Omega}\right) V_{20 \ Hz \ (dc)}$$

lf,

Then,

$$\frac{R_{RF}}{2R_{RTH}} = \frac{300 \ \Omega}{R_{L} + 600 \ \Omega}$$

$$\mathsf{R}_{RTH} = \mathsf{R}_{RF} \quad \left(1 + \frac{\mathsf{RL}}{600 \ \Omega}\right)$$

RRF = 1 M
$$\Omega$$
; RL (ring-trip) = 6 k $\Omega$  [Avg: 2 k $\Omega$  & 10 k $\Omega$ ]

 $\therefore$  Rrth = 11 M $\Omega$ 

 $\therefore CRF = 0.047 \ \mu F$ 

### **Ring-Trip Requirements**

- Ringing signal:
  - Voltage: minimum 35 Vrms, maximum 100 Vrms
  - Frequency: 17 Hz to 23 Hz
  - Crest factor: 1.4 to 2
- Ringing trip:
  - $\leq$ 100 ms (typical),  $\leq$ 250 ms (VBAT = -33 V loop length = 530  $\Omega$ )
- Pretrip:
  - The circuits in Figure 10 will not cause ringing trip

Legerity



#### Figure 8. Ring-Trip Circuits



### **Fault Detection**

The DC feed resistors R1 and R2 need to be designed to survive lightning surges and to dissipate power associated with a Ring ground DC fault and specified AC power cross faults—both in a sneak under and full surge type fault.

Under certain sustained fault conditions, R1 and R2 could fail when they are required to survive. For this reason, a per-channel fault detector is included on the Le8575. When the voltage across either R1 and R2 is a nominal 36 V (maximum 39 V), the fault detect bit, FLT in the serial data output, will go high, as calculated below:

FLT = 1, if |VTIP| > 36 V nominal

or

|VRING - VBAT| > 36 V nominal,which corresponds to DC power in R1 or R2 > 4 W

The control logic on the line card detects FLT is high and opens an external electromechanical relay to isolate the resistors from the loop, enabling the resistors to survive extended power cross. (Note the EMR is the test in or test out EMR, and this relay is driven by one of the internal relay drivers on the Le8575 SLIC device.)

With an external 0.1  $\mu$ F capacitor on pin CFLT, a no-fault to fault delay of 10 ns to 30 ms is provided in the fault detector. This prevents transients on Tip and Ring from tripping the fault detector when a fault is not present. There is a release delay (fault to no-fault) of 1.6 T to 2.5 T, where T is the no-fault to fault delay time.

### Zero Voltage Current Cross

The Le8575 provides a bit, RZA (and RZB for channel B), in the serial data stream which gives an indication when the ringing voltage is crossing zero. This signal bit may be used in timing the application and removal of the ringing signal.

# **RELAY DRIVERS**

Six relay drivers, three relay drivers per channel, are included on the Le8575 SLIC device. The output of these drivers are package nodes RDD (A&B), RDR (A&B), and RDT (A&B). Drivers RDR (A&B) are controlled by input bits D2 (A&B) on the serial input stream. Drivers RDT(A&B) are controlled by input bits D3 (A&B) on the serial input stream. In these cases, a logic 1 on D2 or D3 activates the respective relay driver.

Relay drivers RDD (A&B) are controlled per the truth table (see Table 2) via bits D0 (A&B) and D1 (A&B). In order to activate driver DDR,

D0 = logic 1 and

- D1 = logic 0. Note that with D0 = logic 1 and
- D1 = logic 0, the SLIC device is set to the channel powerdown state.

Relay drivers RDR (A&B) must be used for the Ring relay function because the ring-trip detector is enabled only when D2 is high; that is, when D2 operates the ringing relay driver (RDR). Hence, the test and ringing relay drivers are not interchangeable.

When relay driver RDD is active, the Le8575 is forced into a powerdown state. Thus, using RDD with the test-in relay is not appropriate. This relay may be used for test out or as a channel isolation relay.

Leaeritu

Relay driver RDT is controlled by D3 in the serial bit stream. Logic input D3 operates driver RDT independent of the state of bits D0, D1, and D2. RDT may be used with a test-in, test-out, or channel isolation relay.

# **DC CHARACTERISTICS**

#### **I/V Characteristics**

Resistors R1 and R2 are the DC feed resistors. R1 is connected from battery to Ring, and R2 is connected from Tip to ground. The DC loop current is fed to the subscriber loop via these resistors. These resistors will set the DC I/V template for the line circuit, with the I/V template being linear with a  $-1/600 \Omega$  slope. No constant current region at short DC loops is provided by resistors R1 and R2 or the Le8575 SLIC device.

The DC Tip/Ring voltage under open loop conditions is 3.36 V less than battery. In order to drive an on-hook AC signal, the Tip and Ring voltage must be set to a value less than the battery voltage. The amount that the open loop voltage (Voc) is decreased relative to the battery (VBAT) is referred to as the overhead voltage (VOH). This overhead voltage is due to 5.6 mA of bias current flow from both the Tip and Ring current drive amplifier's flow through resistors R2 and R1, respectively. Thus, the overhead is given by:

 $VOH = (R1 \times 5.6 \text{ mA}) + (R2 \times 5.6 \text{ mA})$ 

Voh = (300 x 5.6 mA) + (300 x 5.6 mA) = 3.36 V

The nominal DC I/V template for the Le8575 SLIC device is shown in Figure 9.



#### Figure 9. Le8575 SLIC Device I/V Template

### Loop Length

The loop range equation is given by:

$$RL = \frac{|VBAT| - VOH}{IL} - R1 - R2$$

Where,

RL is the DC resistance of the subscriber loop.

IL is the DC loop current.

|VBAT| is the magnitude of the battery voltage.

VOH is the overhead voltage-nominal 3.36 V.

 $R_1 = R_2 = DC$  feed resistors = 300  $\Omega$ .

Thus, for a nominal -48 V battery with a minimum 18 mA loop requirement, the loop range will be:

$$R_{L} = \frac{|48 V| - 3.36 V}{0.018 A} - 300 \Omega - 300 \Omega$$

RL = 1880 Ω



# **AC DESIGN**

#### **Codec Features and Selection Summary**

There are four key AC design parameters:

- Termination impedance is the impedance looking into the 2-wire port of the line card. It is set to match the impedance of the telephone loop in order to minimize echo return to the telephone set.
- Transmit gain is measured from the 2-wire port to the PCM highway.
- Receive gain is done from the PCM highway to the transmit port.
- · Hybrid balance network cancels the unwanted amount of the receive signal that appears at the transmit port.

At this point in the design, the codec needs to be selected. The discrete network between the SLIC device and the codec can then be designed. Below is a brief codec feature and selection summary.

#### **First-Generation Codecs**

These perform the basic filtering, A/D (transmit), D/A (receive), and  $\mu$ -law/A-law companding. They all have an op amp in front of the A/D converter for transmit gain setting and hybrid balance (cancellation at the summing node). Depending on the type, some have differential analog input stages, differential analog output stages, and  $\mu$ -law/A-law selectability. This generation of codec has the lowest cost. It is most suitable for applications with fixed gains, termination impedance, and hybrid balance.

#### **Second-Generation Codecs**

This class of devices includes a microprocessor interface for software control of the gains and hybrid balance. The hybrid balance is included in the device. AC programmability adds application flexibility and saves several passive components. It also adds several I/O latches that are needed in the application. It does not have the transmit op amp, since the transmit gain and hybrid balance are set internally.

#### **Third-Generation Codecs**

This class of devices includes the gains, termination impedance, and hybrid balance—all under microprocessor control. Depending on the device, it may or may not include latches.

In the codec selection, increasing software control and flexibility are traded for device cost. To help decide, it may be useful to consider the following:

- · Will the application require only one value for each gain and impedance?
- · Will the board be used in different countries with different requirements?
- Will several versions of the board be built? If so, will one version of the board be most of the production volume?
- Does the application need only real termination impedance?
- · Does the hybrid balance need to be adjusted in the field?

### **Design Equations**

The following section gives the relevant design equations to choose component values for any desired gain, termination and balance network, assuming a complex termination is desired. Complex termination will be specified in one of the two forms shown below:





Both forms are equivalent to each other, and it does not matter which form is specified. The component values in the interface circuit of Figure 12 are calculated assuming the parallel form is specified. If the termination impedance to be synthesized is specified in the series form, convert it to the parallel form using the equations below:

$$R_{1'} = R_{1} + R_{2}$$

$$R_{2'} = \frac{R_{1}^{2} + R_{2}R_{1}}{R_{2}}$$

$$C' = \frac{C}{1 + 2\frac{R_{1}}{R_{2}} + \left(\frac{R_{1}}{R_{2}}\right)^{2}}$$

Note that if the termination impedance is specified as pure resistive:

$$R_2 = R_2' = 0$$
 and  $C = C' = \infty$ 

Define the gain constant, K, as follows:

 $K_{RCV} = K_0 10^{R_x/20}$  for receive gain  $K_{TX} = \frac{1}{K_0} 10^{T_x/20}$  for transmit gain

Where,

Rx = desired receive (or PCM to Tip/Ring) gain in dB

Tx = desired transmit (or Tip/Ring to PCM) gain in dB

$$K_0 = \sqrt{\frac{|ZT| 1 \text{ kHz}}{600}} = \text{ power transfer ratio}$$

 $|Z_T|$  1 kHz is the magnitude of the complex termination impedance  $Z_T$  being synthesized, calculated at 1000 Hz. This equation assumes that the TLP of the codec is 0 dBm referenced to 600  $\Omega$ .

The following equation applies when referring to Figure 11:

$$ZT = \frac{\omega^2 C^2 R_1 R_2^2 + R_1 + R_2 - j\omega R_2^2 C}{1 + \omega^2 R_2^2 C^2}$$

Where,

ω = 2 πff = 1000 Hz CR1R2 is defined in Figure 10 (series form), and

$$|Z_{T}| = \sqrt{\left(\frac{\omega^{2}C^{2}R_{1}R_{2}^{2} + R_{1} + R_{2}}{1 + \omega^{2}R_{2}^{2}C^{2}}\right)^{2} + \left(\frac{\omega R_{2}^{2}C}{1 + \omega^{2}R_{2}^{2}C^{2}}\right)^{2}}$$



Figure 11. Initial AC Interface for Complex Termination Between Le8575 SLIC device and T7504 Codec



DC blocking capacitors ( $C_B$ ) not shown;  $C_T$  and  $C_R$  separate

The Tip/Ring differential current is given by:

$$I_{T/R} = 200 \left( I_{RP} - \frac{V_{RN}}{Z_{IRP}} \right)$$

The voltage at pin XMT is given by:

$$V_{XMT} = \frac{-V_{T/R}}{2}$$

The component values in the AC interface of Figure 13 are calculated (for the transmit and receive gains defined by the respective gain constants  $K_{RX}$  and  $K_{RCV}$ , and for the termination impedance seen in Figure 10) using the following equations:

$$R_{RV1} = \frac{100R_1'}{K_{RCV}}$$
$$R_{RV2} = \frac{100R_2'}{K_{RCV}}$$
$$C_R = \frac{K_{RCV}C'}{100}$$

$$\frac{R_{GX1}}{R_{GX1} + R_{T1}} = \frac{R_{RV1}}{100} \left(\frac{1}{600} - \frac{1}{R_{1}}\right)$$

600  $\frac{3}{4}$  = 2 x 300  $\frac{3}{4}$  feed resistors R<sub>GX</sub> = 2 x K<sub>TX</sub>(R<sub>GX1</sub> + R<sub>T1</sub>)

$$C_{T} = \frac{C'}{100} \left[ 1 + \frac{R_{GX1}}{R_{T1}} \left( 1 + \frac{100R_{1}'}{R_{RV1}} \right) \right]$$
$$R_{T2} = \frac{R_{2}'C'}{C_{T}}$$

The 300  $\Omega$  feed resistors contribute 600  $\Omega$  to the termination impedance. The termination impedance associated with the circuit in Figure 13 consists of this inherent 600  $\Omega$  feeding impedance in parallel with:

• A negative impedance, where,

$$\frac{2}{100} \times \frac{R_{\rm GX1}}{R_{\rm GX1} + R_{\rm T1}}$$

• A positive impedance, where,

$$\left(\mathbf{R}_{T2} + \frac{1}{j\omega C_T}\right) \mathbf{x} \left(\frac{\mathbf{R}_{GX1} + \mathbf{R}_{T1}}{\mathbf{R}_{T1}}\right)$$

The negative and positive impedance terms are used to adjust the termination impedance from the inherent  $600 \Omega$  to any complex termination.

Note in the case of a pure 600  $\Omega$  DC termination, the two 300  $\Omega$  feed resistors provide this termination, and components RT1, RT2, and CT are not used in the AC interface circuit.

Using the circuit of Figure 13, the ratio of capacitors CT and CR will affect the (transmit and receive) gain flatness, and to a lesser degree the return loss of the line circuit. Thus, depending on the requirements, CT and CR may need to be tight tolerance capacitors.

If this is the case, capacitors CT and CR may be combined into a single capacitor with a looser tolerance. This is illustrated in Figure 12.





To scale  $C_S$  (higher), increase  $C_T$  (and decrease  $R_{T2}$ ) by increasing the  $R_{GX1}/(R_{GX1} + R_{T1})$  ratio by rearranging the circuit in Figure 11 and by adding resistor  $R_{SC}$  from XMT to IRP as shown in the figure below:





Then,

$$\frac{R_{GX1}}{R_{GX1} + R_{T1}} = \frac{(R_{RV1} \parallel R_{SC})}{100} \left(\frac{1}{600} - \frac{1}{R_{1'}}\right) + \frac{R_{RV1}}{R_{RV1} + R_{SC}}$$

Leaeritu



Once the gains and complex termination are set, if the hybrid balance network is identical to the termination impedance, then the hybrid balance is set by a single resistor (shown in Figure 15) and is computed as follows:

$$R_{\rm HB} = \frac{R_{\rm GX}}{K_{\rm RCV} \times K_{\rm TX}}$$

The Le8575 SLIC device is ground referenced. However, a +5 V only codec, such as T7504, is referenced to +2.5 V. The Le8575 SLIC device has sufficient dynamic range to accommodate an AC signal from the codec that is referenced to +2.5 V without clipping distortion.

With a -48 V battery, the DC voltage at node XMT will be a nominal -22 V or  $\frac{(V_{TIP} - V_{RING})}{2}$  - 4 V.

This is the common-mode DC voltage. This will cause a DC current flow from the codec to the SLIC device. This current will not affect AC performance, but it will effectively waste power. To avoid this wasted power consumption, blocking capacitors can be added. The blocking capacitors block the DC path from any low impedance node at the codec to SLIC device node XMT. Blocking capacitors are added to the application diagram in Figure 16.

After the blocking capacitor CB is added, the above component values may have to be adjusted slightly to optimize performance.

The effects of the blocking capacitor are best evaluated and optimized by circuit simulation. Contact your Legerity Account Representative for information on availability of a *PSPICE*<sup>®</sup> model.

Figure 16 shows a complete reference design using the Le8575 SLIC device and T8502/3 codec. This line circuit is designed to meet the requirements of the People's Republic of China. The basic AC design parameters are listed below:

Termination impedance: 200  $\Omega$  + 680  $\Omega \parallel 0.1 \mu F$ 

Hybrid balance network: 200  $\Omega$  + 680  $\Omega$  || 0.1  $\mu$ F

Transmit gain: 0 dB

Receive gain: -3.5 dB or -7.0 dB

Notice that the interface circuit between the Le8575 and T8502/3 is designed for a receive gain of -3.5 dB. The T8502 codec offers a pin selectable receive gain of 0 dB or -3.5 dB. Thus, via logic control, a receive gain of either -3.5 dB or 7.0 dB is achieved.

The T8502/3 codec is a dual +5 V only codec. When used with the dual Le8575 SLIC device, a complete low-cost, dual-line circuit is achieved.

# **APPLICATION DIAGRAM**

The following diagram and table show the basic components required with the Le8575 SLIC device. Specific component values are given in cases where the value is fixed. In cases where the value may change (i.e., components that determine the AC interface), the value is not listed but equations to determine these values are given later in this document.

| Comp.                  | Function                   | Implementation  | Value         | Attribute*               |
|------------------------|----------------------------|-----------------|---------------|--------------------------|
| R <sub>1</sub>         | DC Feed Protection         | Resistor Module | 300 Ω         | 1.0%, 2 W <sup>†</sup>   |
| R <sub>2</sub>         | DC Feed Protection         | Resistor Module | 300 Ω         | 1.0%, 2 W <sup>†</sup>   |
| R <sub>3</sub>         | Transmit Gain              | Resistor Module | 100 kΩ        | 1.0%, 25 mW <sup>‡</sup> |
| R <sub>4</sub>         | Transmit Gain              | Resistor Module | 100 kΩ        | 1.0%, 25 mW <sup>‡</sup> |
| $R_5$                  | Transmit Gain              | Resistor Module | 200 kΩ        | 1.0%, 25 mW <sup>‡</sup> |
| R <sub>6</sub>         | Transmit Gain              | Resistor Module | 200 kΩ        | 1.0%, 25 mW <sup>‡</sup> |
| R <sub>7</sub>         | Protection                 | Resistor Module | 1.4 kΩ        | 2.0%, 0.1 W              |
| R <sub>8</sub>         | Protection                 | Resistor Module | 1.4 kΩ        | 2.0%, 0.1 W              |
| R <sub>9</sub>         | Battery Noise Cancellation | Resistor Module | 15 kΩ         | 10 mW <sup>§</sup>       |
| C <sub>VCC</sub>       | VCC Filter                 | External        | 0.1 µF        | 20%, 10 V                |
| C <sub>VDD</sub>       | VDD Filter                 | External        | 0.1 µF        | 20%, 10 V                |
| C <sub>BAT</sub>       | VBAT Filter                | External        | 0.1 µF        | 20%, 100 V               |
| R <sub>CBN</sub>       | Battery Noise Cancellation | External        | <b>301</b> kΩ | 1%, 1/16 W               |
| C <sub>CBN</sub>       | Battery Noise Cancellation | External        | 0.1 µF        | 20%, 100 V               |
| C <sub>RF</sub>        | Ring Trip                  | External        | 0.1 µF        | 20%, 100 V               |
| R <sub>RF1</sub>       | Ring Trip                  | External        | 1 MΩ          | 20%, 100 V               |
| R <sub>RF2</sub>       | Ring Trip                  | External        | 1 MΩ          | 1%, 1/16 W               |
| R <sub>RTH</sub>       | Ring Trip Threshold        | External        | 11 MΩ         | 1%, 1/16 W               |
| C <sub>FLTA</sub>      | Fault Filter               | External        | 0.1 µF        | 20%, 100 V               |
| C <sub>B1</sub>        | DC Blocking                | External        | 0.1 µF        | 20%, 50 V                |
| C <sub>B2</sub>        | DC Blocking                | External        | 0.1 µF        | 20%, 50 V                |
| R <sub>T1</sub>        | AC Interface               | External        | 34 kΩ         | 1%, 1/32 W               |
| R <sub>T2</sub>        | AC Interface               | External        | 7.32 kΩ       | 1%, 1/32 W               |
| $R_{GX}$               | AC Interface               | External        | 150 kΩ        | 1%, 1/32 W               |
| R <sub>GX1</sub>       | AC Interface               | External        | 52.3 kΩ       | 1%, 1/32 W               |
| R <sub>RV1</sub>       | AC Interface               | External        | 113 kΩ        | 1%, 1/32 W               |
| R <sub>RV2</sub>       | AC Interface               | External        | 35.7 kΩ       | 1%, 1/32 W               |
| $\rm C_2$ or $\rm C_S$ | AC Interface               | External        | 2.7 nF        | 5%, 10 V                 |
| R <sub>HB1</sub>       | AC Interface               | External        | 221 kΩ        | 1%, 1/32 W               |

#### Table 17. External Components Required

\* Power is continuous RMS power.

† R<sup>1</sup>/R<sup>2</sup> = 1, with a tolerance of 0.35% for 50 dB longitudinal balance, 0.2% for 58 dB longitudinal balance. Fuses on F1 and F2 provide failsafe operation if excessive overvoltage conditions exist on Tip and Ring. They will not operate if the total power dissipation of the entire resistor network is >5.0 W at 85 °C.

 $\ddagger$  ( $R^3 \times R^6$ )/( $R^4 \times R^5$ ) = 1 with a tolerance of 0. 35% for 50 dB longitudinal balance, 0.2% for 58 dB longitudinal balance.

§  $R^{9}/R^{1} = 100$  with a tolerance of 0.5%.

Leaeritu







# PHYSICAL DIMENSIONS

# 44-Pin PLCC

PLCC 044









Dwg rev. AN; 8/00

Legerity

| PACKAGE | PLCC 044    |      |  |
|---------|-------------|------|--|
| JEDEC   | MS-018(A)AC |      |  |
| SYMBOL  | MIN         | MAX  |  |
| A       | .165        | .180 |  |
| A1      | .090        | .120 |  |
| A2      | .062        | .083 |  |
| D       | .685        | .695 |  |
| D1      | .650        | .656 |  |
| D2      | .590        | .630 |  |
| D3      | .500        | REF  |  |
| E       | .685        | .695 |  |
| E1      | .650        | .656 |  |
| E2      | .590        | .630 |  |
| E3      | .500        | REF  |  |
| С       | .009        | .015 |  |

NOTES: (UNLESS OTHERWISE SPECIFIED)

- 1. ALL DIMENSIONS ARE IN INCHES.
- DIMENSIONS "D" AND "E" ARE MEASURED FROM DUTERMOST PDINT.
- DIMENSIONS D1 AND E1 DO NOT INCLUDE CORNER
   MOLD FLASH, ALLOWABLE CORNER MOLD FLASH IS .010 INCH
- ▲ DIMENSIONS "A", "A1", "D2" AND "E2" ARE MEASURED AT THE POINTS OF CONTACT TO BASE PLANE ▲ LEAD SPACING AS MEASURED FROM CENTERLINE
- TO CENTERLING AS MEASURED FROM CENTERLIN TO CENTERLINE SHALL BE WITHIN ±.005 INCH.
- ▲ J-LEAD TIPS SHOULD BE LOCATED INSIDE THE "POCKET.
- 7. LEAD COPLANARITY SHALL BE WITHIN .004 INCH AS MEASURED FROM SEATING PLANE, COPLANARITY IS MEASURED PER AMD 06-500.
- 8. LEAD TWEEZE SHALL BE WITHIN .0045 INCH ON EACH SIDE AS MEASURED FROM A VERTICAL FLAT PLANE. TWEEZE IS MEASURED PER AMD 06-500.
- ▲ LEAD POCKET MAY BE RECTANGULAR (AS SHOWN) OR OVAL. IF CORNER LEAD POCKETS ARE CONNECTED THEN 5 MILS MINIMUM CORNER LEAD SPACING IS REQUIRED.

The contents of this document are provided in connection with Legerity, Inc. products. Legerity makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in Legerity's Standard Terms and Conditions of Sale, Legerity assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right.

Legerity's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of Legerity's product could create a situation where personal injury, death, or severe property or environmental damage may occur. Legerity reserves the right to discontinue or make changes to its products at any time without notice.

© 2004 Legerity, Inc. All rights reserved.

#### Trademarks

Legerity, the Legerity logo and combinations thereof, and SLAC are trademarks of Legerity, Inc.

Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

Legerity

4509 Freidrich Lane Austin, Texas 78744-1812

Telephone: (512) 228-5400 Fax: (512) 228-5508 North America Toll Free: (800) 432-4009

To find the Legerity Sales Office nearest you, visit our website at: http://www.legerity.com/sales or email: sales@legerity.com To download or order data sheets, application notes, or evaluation tools, go to: www.legerity.com/support For all other technical inquiries, please contact Legerity Tech Support at: techsupport@legerity.com

or call +1 512.228.5400.